### Siyuan Shen

ETH Zürich, Switzerland Department of Computer Science Zürich, Switzerland siyuan.shen@inf.ethz.ch

## Timo Schneider

ETH Zürich, Switzerland Department of Computer Science Zürich, Switzerland timo.schneider@inf.ethz.ch

### Manisha Gajbe

N/A Folsom, USA manisha.gajbe@gmail.com

# Mikhail Khalilov

ETH Zürich, Switzerland Department of Computer Science Zürich, Switzerland mikhail.khalilov@inf.ethz.ch

# Marcin Chrapek

ETH Zürich, Switzerland Department of Computer Science Zürich, Switzerland marcin.chrapek@inf.ethz.ch

# Robert Wisniewski

Hewlett Packard Enterprise Ossining, USA bobww123@gmail.com

# Lukas Gianinazzi

ETH Zürich, Switzerland Department of Computer Science Zürich, Switzerland lukas.gianinazzi@inf.ethz.ch

# Jai Dayal

Cerebras Systems Sunnyvale, USA jai.dayal@cerebras.net

# Torsten Hoefler

ETH Zürich, Switzerland Department of Computer Science Zürich, Switzerland torsten.hoefler@inf.ethz.ch

### Abstract

Resource disaggregation is a promising technique for improving the efficiency of large-scale computing systems. However, this comes at the cost of increased memory access latency due to the need to rely on the network fabric to transfer data between remote nodes. As such, it is crucial to ascertain an application's memory latency sensitivity to minimize the overall performance impact. Existing tools for measuring memory latency sensitivity often rely on custom ad-hoc hardware or cycle-accurate simulators, which can be inflexible and time-consuming. To address this, we present EDAN (Execution DAG Analyzer), a novel performance analysis tool that leverages an application's runtime instruction trace to generate its corresponding execution DAG. This approach allows us to estimate the latency sensitivity of sequential programs and investigate the impact of different hardware configurations. EDAN not only provides us with the capability of calculating the theoretical bounds for performance metrics, but it also helps us gain insight into the memorylevel parallelism inherent to HPC applications. We apply

This work is licensed under a Creative Commons Attribution 4.0 International License. *ICS '25, Salt Lake City, UT, USA* © 2025 Copyright held by the owner/author(s). ACM ISBN 979-8-4007-1537-2/25/06 https://doi.org/10.1145/3721145.3734530 EDAN to applications and benchmarks such as PolyBench, HPCG, and LULESH to unveil the characteristics of their intrinsic memory-level parallelism and latency sensitivity.

# **CCS** Concepts

• Computing methodologies  $\rightarrow$  Modeling and simulation; • Modeling and simulation  $\rightarrow$  Model developement and analysis.

### Keywords

Performance modeling, disaggregated memory, latency sensitivity analysis, simulation

#### ACM Reference Format:

Siyuan Shen, Mikhail Khalilov, Lukas Gianinazzi, Timo Schneider, Marcin Chrapek, Jai Dayal, Manisha Gajbe, Robert Wisniewski, and Torsten Hoefler. 2025. EDAN: Towards Understanding Memory Parallelism and Latency Sensitivity in HPC. In 2025 International Conference on Supercomputing (ICS '25), June 08–11, 2025, Salt Lake City, UT, USA. ACM, New York, NY, USA, 15 pages. https://doi.org/ 10.1145/3721145.3734530

### 1 Introduction

Modern communication networks exhibit exponentially increasing bandwidths, exemplified by the doubling of Ethernet switch rates every two years [29]. These higher bandwidths are achieved through higher frequencies and complex signaling (e.g., PAM4), resulting in higher bit error rates in transceivers. To address this, stronger and more complex forward error correction (FEC) mechanisms, such as those in the upcoming 800G and 1.6T IEEE P802.3df specification [22], are used, significantly increasing processing latency. Fast FEC implementations today can have latencies as low as 50ns, but future FECs may increase this latency by 100ns or more, leading to per-link latency of several hundred nanoseconds [29]. This trend continues across modern networks, with higher bandwidths at the expense of higher latencies.

Resource disaggregation is a promising technique that has been recently explored in both the fields of High-Performance Computing (HPC) and datacenter designs. It challenges the traditional monolithic server architecture by separating heterogeneous resources into discrete units connected by a high-speed network. Not only does this approach allow flexible and dynamic provisioning of resources to better match various application requirements, but it also minimizes the idle time of expensive resources, such as accelerators and CPUs, which greatly reduces the cost and energy consumption in a large system [43]. While memory disaggregation networks opt for lower-latency protocols and weaker <footnote>{<sub>mym M{ii<{i}i</sub> the ratio of bandwidth to latency will worsen in the coming generations.

Memory disaggregation is prevalent amongst all the resource aggregation systems [17, 40, 41, 49], as it increases the memory utilization across datacenters and helps boost the scalability of memory-intensive applications, such as dataprocessing frameworks and HPC applications [48]. However, growing latencies may limit or even reduce their efficiency because data access relies on the network fabric [48]. Gao et al. [25] show that additional latency reduces the performance of data-intensive applications regardless of the network bandwidth. In essence, the more sensitive an application is toward memory latency, the more noticeable its performance degradation will be. To this end, it is crucial to ascertain the memory latency sensitivity and tolerance of applications so that resource allocations and system design can be done in a way that minimizes the overall performance impact.

Measuring memory latency sensitivity, however, is a complex topic. It generally involves artificially injecting latency into memory accesses and recording application runtime under varying degrees of additional latency. As exemplified by the works of Patke et al. [48] and Domke et al. [20], one has the option to depend either on some custom ad-hoc hardware that is inflexible and difficult to acquire or cycle-accurate simulators that are extremely time-consuming.

C'\_^g }\_\_\_\_]**1e-t2{{2<mark>\_{{{{{]A{{}\_22222s\_{{D]{]e**</mark>

true instruction dependencies and allows us to estimate an application's latency sensitivity in fine detail using a CPU and cache model. Unlike other methods, EDAN requires only one execution of the program to automatically generate the eDAG, enabling efficient investigation of different hardware configurations (e.g., cache sizes, memory issue slots). EDAN empowers programmers to prioritize memory latency tolerance in algorithm design and provides valuable insights for hardware architects on the impact of architectural parameters. In the context of HPC, EDAN becomes essential for memory-intensive tasks, identifying code sections with high memory intensity and optimizing parallel execution and data locality for enhanced performance.

5<section-header>{ 1{ fi]<mark>\_{{{{{{{{i' i{ii%j^1{{{.\_{i{ee{{ei{k}{ibh @é 2|{{{{yb }e{e{i}intb ;.{\_ai\${{{h iaie{f{({{i</del>o{/{{{y tby {iy{b}i{yw{ }{\_^aaa{(at]{({hiii}y}yki{i </mark>

The primary contributions of our paper are as follows:

- We develop EDAN, an experimental tool for theoretical performance analysis based on execution DAGs.
- We define a new memory cost model inspired by Brent's lemma, which defines upper and lower bounds for the memory access cost of an eDAG based on the number of memory issue slots. From this model, we then derive two performance metrics that quantify the memory latency sensitivity of an application.
- We demonstrate the effectiveness of EDAN by applying it to several HPC applications and benchmarks, and present the insights from this investigation.

#### 1.1 Motivation

To assess the memory latency sensitivity of an application, state-of-the-art cycle-approximate simulators such as gem5 are commonly used. Despite its flexibility and relative accuracy, one significant drawback is its simulation speed. As addressed in [6], compared with translation-based simulators such as QEMU [4], gem5 is significantly slower. This was demonstrated in [20], which claimed to be "the largest cycle-accurate simulations" ever conducted with researchdriven gem5. As the authors stated, the benchmarks alone took multiple months to run, and even then some were still missing due to gem5-related issues or exceeding the time limit of the simulation. Despite the complexity and scale of their experiments, it is evident that gem5 lacks scalability.



Figure 1: Simulation time of Polybench kernels (small size) using QEMU emulation with instruction tracing (EDAN), and gem5 cycle-approximate simulation. Runtime on a RISC-V chip is used as the baseline for slowdown calculations.

We tested the slowdown of gem5 (version 22.1) using }m mS20@0%00000000000000000000 <u>2</u></u>r r{ custom instruction tracing plugin, and (iii) gem5. The RISC-V board used was a StarFive VisionFive with 2 CPUs and 8GB of memory. The server for QEMU and gem5 had an AMD Ryzen 5 CPU and 16GB of RAM. The gem5 configuration included SE mode, 1 GHz RiscvO3CPU with 16GB DRAM (50ns latency), 16kB L1i, 64kB L1d caches, and 256kB L2 cache. In Fig 1, gem5 showed slowdowns ranging from  $100 \times$  to  $900 \times$ , while our plugin was on average only  $5 \times$  to  $10 \times$  slower than ך{\!{\!\!{\!{\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\! sues of using gem5 for large HPC applications or parameter sweeps. In contrast, EDAN uses QEMU for tracing, which is an order of magnitude faster than gem5.

ך{{{{{{\!{\!{{{{{\!{\!{{{\!{\!{\!{\!{\!{\!n\!n

#### 2 Background

#### 2.1 Execution DAG (eDAG)



ך{\!n\!{\!{\!{\!{\!{\!\!\!{\!\!\!\!\!\!\!\!\!\!\!\!

An execution DAG (eDAG) is a way to represent the data dependencies between computations. While they share similarities with the computational DAG commonly discussed in the literature [35, 36, 70], eDAGs are distinct in that they are generated from execution traces instead of being derived from analyzing programs' computation patterns. Formally, an eDAG can be expressed as a directed graph G = (V, E). V represents the set of instructions in a program and edges  $E \subseteq (V \times V)$  denote the set of directed edges defining the data dependencies between instructions [18, 47, 71]. Fig 2 provides an example of a trivial C program in which three variables a, b, and c are initialized, and added together to another variable sum.

#### 2.2 DAG-based Performance Analysis

 $T_1$  is the total time needed to execute all instructions in the program with one processor [18]. Mathematically,  $T_1 =$  $\sum_{v \in V} t(v)$ , where t(v) gives the execution time of vertex v. If all vertices have unit cost,  $T_1$  equals the total number of vertices in the eDAG. The depth of an eDAG  $T_{\infty}$ , also known as span, is the shortest time required to execute all instructions with unlimited processors. It is the aggregate execution time of vertices along the longest path, which is the critical path of the eDAG. The depth is  $T_{\infty} = \max_{\pi} T(\pi)$ , where  $\pi$  denotes a sequence of vertices  $v_1, v_2, \ldots, v_k$  with  $v_1$ and  $v_k$  as input and output vertices, respectively, and  $T(\pi) =$  $\sum_{v \in \pi} t(v)$ . The degree of parallelism is the ratio between  $T_1$ and  $T_{\infty}$ , representing the average number of vertices that can be executed concurrently at each step along the critical path. A higher degree of parallelism means more tasks can be executed simultaneously, potentially leading to faster overall program execution time. The work law states  $T_p \geq \frac{l_1}{p}$ , where p is the number of available processors, and  $T_p$  is the execution time of the program. The span law states that  $T_p \geq T_{\infty}$ . Together, they define the lower bound of  $T_p$  as  $T_p \ge \max\{\frac{T_1}{p}, T_\infty\}$ . Brent's lemma, with  $T_1, T_\infty, p$  processors, and a greedy scheduler, states that the execution time of a program  $T_p$  is upper bounded by  $\frac{T_1-T_{\infty}}{p} + T_{\infty}$  [11, 27].

ICS '25, June 08-11, 2025, Salt Lake City, UT, USA



Figure 3: High-level overview of the EDAN toolchain.

#### 3 eDAG Analyzer Toolchain

Fig 3 illustrates the overall structure and the elements involved in the workflow of the EDAN toolchain. As one can see from the colored blocks, it is composed of three main stages, whose respective functionalities are tracing programs, generating eDAGs based on the collected trace, and producing relevant performance metrics from eDAGs. The principal components and design choices in each stage are discussed in detail in the following sections.

We chose RISC-V as the target ISA for two reasons. Firstly, it is relatively simple with fewer and less complex instructions, speeding up development and simplifying the parser [68]. Secondly, RISC-V has garnered significant interest from academia and industry, leading to the development of numerous new extensions and hardware support [2, 3, 21, 61]. Our aim is to contribute to the open-source RISC-V community and ecosystem through EDAN's introduction. EDAN's modular design allows for easy incorporation of support for other ISAs without affecting the core functionality of the toolchain.

#### 3.1 Program Tracing

The primary goal of the first stage is to obtain a trace of every assembly instruction that has been executed in a program. To start, we take the source code of an arbitrary application and compile it to RISC-V binary. In order to achieve this, we primarily leveraged the RISC-V GNU Toolchain (GCC version 12.2.0) [55], considering that many users may not have access to dedicated hardware supporting the RISC-V ISA. To ensure optimal performance, all programs mentioned in this paper are compiled using **O3** optimization.

*3.1.1 Tracer.* Many tools can be employed to trace programs, including *perf* [63] or *gdb* [65]. Nonetheless, they are either too slow or do not allow the trace output to be customized easily. To this end, we chose to utilize the Tiny Code Generator (TCG) plugin in QEMU (version 7.2.91) user mode [5] as the core of EDAN's tracer. This approach has several benefits. Firstly, QEMU under user mode is exceptionally fast as TCG translates target instructions and syscalls to be

1 #define N 4
2 int kernel(int \*arr, int n)
3 {
4 int i, sum = 0;
5 // Perform summation
6 for (i = 0; i < n; ++i)
7 sum += arr[i];
8 return sum;
9 }</pre>

Figure 4: Kernel in C that sums all elements in an array.

1 add a3,a0,a1
2 mv a0,zero
3 lw a4,0(a5);0x40080290
4 addi a5,a5,4
5 addw a0,a0,a4
6 bne a3,a5,-6
7 lw a4,0(a5);0x40080294
8 addi a5,a5,4
9 addw a0,a0,a4

Figure 5: Section of the trace from the summation kernel.

host-compatible without emulating the OS kernel or hardware. Secondly, TCG plugins are C programs that access the runtime information and interact with QEMU via APIs. Hence, by writing our own TCG plugin and modifying parts of the disassembler, we can easily tailor the output to our desired format and maximize the performance of program tracing. Lastly, unlike ISA-specific emulators such as rv8 [16] and banshee [54], similar TCG plugins can be attached to OEMU emulators with different target ISAs, enabling assembly traces of various ISAs to be collected. The tracer plugin also provides the flexibility to specify functions for tracing or exclusion. This approach records only instructions from crucial functions, ignoring irrelevant calls to the runtime library, reducing the overhead and noise. In this case, adding compiler flags like -g or -fno-inline is necessary to ensure corresponding symbols are accessible during tracing.

Fig 4 shows a code that traverses through an integer array arr of size n and returns the sum of all of its items. It will serve as a running example throughout the paper and be referred to as the summation kernel. Fig 5, on the other hand, presents one section of the trace that was obtained through the execution of the summation kernel. The instruction trace contains two columns of data separated by semicolons. The first column shows the assembly instruction, and the last column, which is not always present, denotes the virtual address of the data of a memory access operation.

#### 3.2 eDAG Generation

After program tracing, the next step is to parse the trace and generate an appropriate eDAG. To achieve this, we developed a trace parser and eDAG generator written in Python.

The principal ideas behind the eDAG generator are presented by the Python-style pseudocode in Algorithm 1.

Shen et al.





(a) Example eDAG where non-true dependencies are dashed arrows. (b) The same eDAG where only true dependencies are present. Figure 6: Removing non-true dependencies can help reduce the depth of the eDAG and expose potential parallelism. A critical path in both graphs is highlighted.

The eDAG generator is presented through Python-style pseudocode in Algorithm 1. It processes the trace file, extracting instructions and data addresses. The cache model simulates cache hits, and the instruction cost model computes the computation cost of each instruction. These models provide essential information for computing performance metrics from eDAGs (Section 2.1). The core algorithm (lines 10 to 15) establishes dependencies between vertices, ensuring correct identification of data dependencies during eDAG construction. The generate\_vertex() function abstracts ISA-specific functionalities, simplifying the incorporation of more ISAs into EDAN.

One potential restriction of applying the cache model to the memory addresses according to the sequential order in the trace is that when N memory accesses are executed, there are in reality N! ways to order them. Distinctive orderings will result in dissimilar cache miss rates. Therefore, all topological sortings of memory access vertices should be considered in theory. Nonetheless, that would be computationally intractable, and thus we decided to only follow one specific ordering of the memory accesses.

Algorithm 1 Pseudocode for generating eDAGs

| Inp | <b>ut:</b> Trace file <i>trace</i> , Cache model <i>cache</i> with parameters |
|-----|-------------------------------------------------------------------------------|
|     | $\theta,$ Instruction cost model $t$ with parameters $\phi$                   |
| 1:  | Initialize new <i>eDAG</i> object                                             |
| 2:  | Initialize a dictionary <i>curr_vs</i>                                        |
| 3:  | for each <i>line</i> in trace <b>do</b>                                       |
| 4:  | insn, data_addr = line.split(`;')                                             |
| 5:  | v = generate_vertex(insn, data_addr)                                          |
| 6:  | <pre>if data_addr is not None then</pre>                                      |
| 7:  | $v.cache_hit = cache.get(data_addr)$                                          |
| 8:  | $v.time = t.get\_cost(v)$                                                     |
| 9:  | $eDAG.add\_vertex(v)$                                                         |
| 10: | for each val in v.dep_vals do                                                 |
| 11: | $dep_v = curr_vs[val]$                                                        |
| 12: | if <i>dep_v</i> exists then                                                   |
| 13: | $eDAG.add\_edge(dep\_v,v)$                                                    |
| 14: | for each target in v.targets do                                               |
| 15: | $curr\_vs[target] = v$                                                        |
| 16: | return eDAG                                                                   |
|     |                                                                               |

*3.2.1 Exposing Potential Parallelism.* There are four categories of data dependencies, which include true dependencies (read-after-write dependencies or RAW), antidependencies (write-after-read dependencies or WAR), output dependencies (write-after-write dependencies or WAW), and input dependencies (read-after-read or RAR) [38]. We noticed that considering non-true data dependencies in eDAGs greatly hinders the discovery of potential instruction-level parallelism that is intrinsic to an application [46]. This can be primarily attributed to the fact that in a realistic microarchitecture, only a limited number of registers are available. Hence, false dependencies, especially WAW, can be seen as introduced by the register allocation algorithm in a compiler [39] as a means to cope with this constraint.

To demonstrate how removing non-true dependencies exposes potential instruction-level parallelism from the trace of a purely sequential program, we present Fig 6. The two subfigures show a segment of an eDAG generated from a matrix multiplication kernel. The difference is that in Fig 6a, both WAW and RAW dependencies are kept, while in Fig 6b WAW dependencies are removed. Assuming that all vertices have unit cost, the work  $T_1$  in both cases is equal to 10, yet in the first scenario,  $T_{\infty}$  is 6 whereas  $T_{\infty}$  is 5 in the second scenario. In this specific example, as vertex 6 no longer needs to wait for vertex 2 to free register a3, all load instructions can be executed at the same time. Thus, by ignoring false data dependencies, we increased the average degree of parallelism from 1.6 to 2.

One limitation of our current approach is that it cannot fully uncover the potential instruction-level parallelism when register spilling happens. To be more precise, depending on the register pressure of the ISA and the design of the compiler, the values of some variables will be spilled to the main memory and stored back throughout the execution of the program [14]. This process creates additional dependencies between instructions and decreases the maximum degree of parallelism the program is capable of achieving given enough registers.

Fig 7 demonstrates the eDAG generated from the summation kernel trace with a 4-item input array. The eDAG shows that register a0 stores sum, and vertices on the right add each array item to the sum. On the left, register a5 increments as



Figure 7: eDAG generated from the trace of the summation kernel for n=4. Red vertices represent memory accesses, white vertices denote other instructions. Edges represent true dependencies.

the index into the array, serving as the address for the next item to load. Branch instruction vertices (e.g., 7, 11, 15) do not overwrite register or memory address values. As eDAG only considers data dependencies and ignores control flow dependencies, no other vertices depend on them.

#### 3.3 eDAG Analysis

To achieve the primary objective of this work, which is to obtain performance metrics including the theoretical memory latency sensitivity of a program, the generated eDAGs are passed to the eDAG analyzer. Before discussing the details of the metrics, we first define an appropriate cost model.

3.3.1 Memory Cost Model. To mitigate the effects of the high latency and low bandwidth of memory accesses, CPUs employ two orthogonal techniques. First, multiple memory access instructions can be pipelined and executed in parallel [26]. This can increase the throughput of the system as long as the memory-level parallelism is high enough. Second, caches can reduce the number of memory accesses that need to access RAM, which improves the average latency as long as the program has good *locality* [8]. We extract a metric that takes into account memory-level parallelism and locality from our eDAGs. We assign each memory access that goes to RAM a constant access latency of  $\alpha$  and we assume that m memory accesses can be issued in parallel. This means that issuing s memory accesses in parallel costs  $\left\lceil \frac{s}{m} \right\rceil \alpha$ . In contrast, for a chain of s dependent accesses to RAM, the cost is  $s\alpha$ . In addition to the memory cost, we consider the total computational cost of non-memory-access operations (e.g., arithmetic, and cache access) in an eDAG to be a constant *C* that is independent of  $\alpha$  and proportional to the work. A vertex that accesses RAM (and is hence a cache miss) is a memory access vertex.

In general, we subdivide the eDAG into layers, which we define recursively: The first layer consists of memory access vertices that are not reachable from any other memory access vertices. The i + 1-th layer consists of memory access vertices that are reachable from vertices in the i-th layer without

going through another memory access vertex. The number of layers is the *memory depth*  $\mathcal{D}$  and the total number of memory access vertices is the memory work  $\mathcal{W}$ . Let  $\mathcal{W}_i$  be the number of memory access vertices in level *i*. Based on these variables, the memory cost  $M_{m,\alpha}$  is bounded by

$$\max\left(\mathcal{D}, \frac{\mathcal{W}}{m}\right)\alpha \le M_{m,\alpha} \le \left(\frac{\mathcal{W}-\mathcal{D}}{m} + \mathcal{D}\right)\alpha \quad . \tag{1}$$

which can be obtained in similar reasoning as the work/span laws and Brent's lemma: For the lower bounds, notice that memory accesses that depend on each other must execute one after the other. Consider a path that contains the largest number of memory access vertices in the eDAG. Its length is  $\mathcal{D}$ , which yields the lower bound of  $\mathcal{D}\alpha$ . For the second lower bound, notice that at most *m* memory accesses can occur in parallel. As there are W memory access vertices, the bound  $\frac{W}{m}$  follows. For the upper bound, observe that by definition of a layer, every memory access in a given layer can be issued in parallel. Hence, the memory cost to execute layer *i* is  $\left[\frac{W_i}{m}\right]\alpha$ and the total memory cost is bounded by  $\sum_{i=1}^{\mathcal{D}} \left[ \frac{\mathcal{W}_i}{m} \right] \alpha$  over the layers. Then, the inequality follows by using the rule  $\left\lceil \frac{n}{m} \right\rceil = \left\lfloor \frac{n-1}{m} \right\rfloor + 1$ , which holds for positive *n* and *m*. To be more precise, Equation 1 describes the theoretical upper and lower bounds of the execution time of a program if its eDAG only contains memory access vertices while all other operations are ignored. Note that variables  $\mathcal{D}, \mathcal{W}, C, M_{m,\alpha}$ and  $T_{m,\alpha}$  are all functions of a given eDAG G. If G is clear from the context, it is omitted from the expressions. Now, if we take into account the constant computation cost of nonmemory-access vertices we can bound the total theoretical cost of the eDAG,  $T_{m,\alpha}$ , for a given *m* and  $\alpha$  as:

$$\max\left(\mathcal{D},\frac{\mathcal{W}}{m}\right)\alpha + C \le T_{m,\alpha} \le \left(\frac{\mathcal{W}-\mathcal{D}}{m} + \mathcal{D}\right)\alpha + C \quad (2)$$

For simplicity, this cost model ignores the interactions between memory access vertices and other instructions. Nevertheless, it still provides us with an effective estimation of the impact of both the memory access latency and the number of available memory issue slots without having to develop a complex model that considers all the intricacies of the underlying architecture.

3.3.2 Memory Latency Sensitivity. In mathematics, sensitivity analysis (SA) investigates how a set of N input variables  $x = \{x_1, \ldots, x_N\}$  influences the output  $y = \{y_1, \ldots, y_D\}$  of a function y = g(x) where  $g : \mathbb{R}^N \to \mathbb{R}^D$  [10, 59]. Two approaches are commonly used: local and global SA. Global SA provides a comprehensive view of the effects of parameters in x, while local SA is easier to implement and less computationally demanding. However, local SA has limitations, especially for nonlinear models, leading to biased results [57, 58]. When g is differentiable, derivative-based local SA



(a) Example eDAG of a latency (b) Example eDAG of a latency insensitive application.
 Figure 8: eDAGs generated from a latency-sensitive vs.
 latency-insensitive application, red vertices denote memory
 accesses.

can be performed by computing the partial derivative of y with respect to the *i*-th input  $x_i$ , denoted as  $S_i = \frac{\partial y}{\partial x_i}\Big|_{x_0}$ , where  $S_i$  is the sensitivity measure of  $x_i$ , and  $x_0 \in \mathbb{R}^n$  is the fixed point for evaluating the derivative [9, 50].

$$\lambda = \frac{\partial \left( \left( \frac{W - \mathcal{D}}{m} + \mathcal{D} \right) \alpha + C \right)}{\partial \alpha} = \frac{W - \mathcal{D}}{m} + \mathcal{D}$$
(3)

Fig 8 demonstrates eDAG features that distinguish a strained by the available memory issue slots, as captured by Equation 3. When  $\alpha$  increases,  $T_{m,\alpha}(G_1)$  increases by 3, while crease of 3 for both. From this example, it can be seen that the effect of depth on the overall memory latency sensitivity This characteristic is summarized perfectly by Equation 3. and  $\mathcal{D}$  stay constant, *m* controls the proportions of  $\mathcal{W}$  and  $\mathcal{D}$  in the total computation cost. The larger *m* becomes, the more weight is given to  $\mathcal{D}$  and vice-versa.



Figure 9: Data movement over time of the *lu* kernel. The dataset size is 64. No cache model is used. Memory access instructions take 200 cycles, other instructions have unit costs. *τ* is set to 1 cycle.

decrease in performance on an absolute scale. However, the slowdown may not be as significant relative to its baseline performance. Conversely, adding memory latency to a fast program may only result in a minor increase in execution time on an absolute scale, but the relative impact on performance could be substantial. To this end, we formulate the *relative memory latency sensitivity*  $\Lambda$  of an eDAG as

$$\Lambda = \frac{\lambda}{\lambda \alpha_0 + C} \tag{4}$$

where  $\alpha_0$  is the baseline latency of memory access operations. Unlike  $\lambda$ ,  $\Lambda$  is a normalized metric between 0 and 1, taking into account the percentage of a program's total computation cost attributed to memory accesses. Intuitively, it represents the relative performance change of an application with respect to a specific baseline.

*3.3.3* Bandwidth Utilization. In addition to memory latency sensitivity, one can also approximate a program's average bandwidth utilization and visualize its data movement with the help of eDAGs. To do so, we first formulate the critical path length  $T_{\infty}$  exactly as described in Section 2.2, and w(v) as the amount of data moved between the CPU and the main memory in bytes when v is processed. Then, under the assumption of a greedy scheduler and that an infinite number of instructions can be performed in parallel, the average bandwidth utilization B can be expressed as

$$B = \frac{\sum_{v \in V} w(v)}{T_{\infty}} \tag{5}$$

Note that *B* should be regarded as a reference to the theoretical maximum average bandwidth that can be achieved rather than an estimate of the actual bandwidth usage.

We then define S(v), and F(v) as the start time and finish time of vertex v respectively. Given an eDAG G = (V, E), S(v) and F(v) can be calculated as follows

$$S(v) = \begin{cases} 0 & , \text{ if } v \in I \\ \max\left\{F(u) | (u, v) \in E\right\} & , \text{ otherwise} \end{cases}$$
(6)

$$F(v) = S(v) + t(v)$$
(7)

#### ICS '25, June 08-11, 2025, Salt Lake City, UT, USA



Figure 10: Impact of increased memory access latency on the runtime of 15 PolyBench linear algebra benchmarks.

where *I* is the set of input vertices of *G* (i.e. vertices whose in-degree is 0), and *t* is a predefined function that outputs the execution time of *v*. Now, we can stratify the eDAG into  $\lceil \frac{T_{\infty}}{\tau} \rceil$  phases given a specified time interval  $\tau$ , and the total data movement  $U_i$  within phase *i* can be expressed as  $U_i = \sum_{v \in K} w(v)$  where  $K = \{v \mid S(v) \le \tau \cdot i \le F(v)\}$  is a set containing all vertices that are being run in phase *i*. By assigning reasonable execution times to different types of instructions and adjusting the value of  $\tau$ , we can obtain sensible estimations of the data movement pattern of an application at various time resolutions.

Fig 9 shows the data movement plot generated from the trace of LU decomposition. Peaks in the diagram correspond to each iteration, aligning with the intuition behind LU decomposition. The data movement decreases as the algorithm updates the upper triangular matrix from top to bottom. This example demonstrates how eDAGs can identify hidden data bursts in a program. Moreover, it illustrates that eDAGs are not only suitable for theoretical analysis but also capable of producing practical performance metrics.

#### 4 Validation of EDAN

Despite the incorporation of an instruction cost model, EDAN by no means provides a direct estimation of programs' actual runtime. Thus, to validate the memory latency sensitivity metrics and to assess EDAN's efficacy, another approach has to be taken. The technique we opted for involves measuring the performance degradation of various applications, ranking them based on the impact of memory latency, and then comparing the applications' ranks to those acquired by analyzing their eDAGs. To gather data for the first step, we had to resort to gem5 as we lacked hardware that would easily allow artificial memory access delays to be injected.

Considering the significant latency overhead of gem5, we chose a set of linear algebra kernels with a small dataset size from PolyBench to be evaluated. PolyBench-C bundles 30 compact kernels that capture the "dense" side of scientific computing [23]. These kernels exhibit diverse memory access patterns and algorithmic motifs found within HPC



Figure 11: Comparison of memory latency sensitivity rankings of benchmarks based on gem5 data and  $\lambda$ .

applications, machine learning training, and graph processing engines. Moreover, their small size allows for complete execution within gem5 across various latency configurations.

The configuration of gem5 is as follows: SE mode, 1 GHz RiscvO3CPU with 16GM DRAM with 50ns latency, 16kB L1i and 64kB Lid caches. For simplicity, we did not attempt to emulate a multi-node system with remote memory, as performing parameter sweeps in gem5 for numerous parameters and applications will be excessively time-consuming. Instead, we varied the DRAM latency for all memory access instructions from the baseline to 300*ns* at 5*ns* increment. We used PolyBench's internal time reporting functionality to measure only the time of the computation kernel [23].

#### **4.1** Validation of $\lambda$

In Fig 10, we display the runtime of 15 linear algebra benchmarks in gem5 plotted against increasing DRAM latencies. To generate the ranking, we calculated the average execution time for each across all tested latencies. We sorted them from highest to lowest, with the first kernel being the most latency sensitive. To produce the ranking with EDAN, we began by recording traces for the main computational kernels in the benchmarks, while disregarding extraneous functions like array initialization. This ensured that the code section we traced would correspond accurately with the timing data provided by gem5. We generated the eDAG for each benchmark using the same parameters for the cache model as those used in gem5. We then calculated their respective  $\lambda$  value with a value of 4 for *m* and sorted them in descending order.

Fig 11 compares rankings from gem5 and the  $\lambda$  metric. 6 out of 15 benchmarks' rankings match perfectly with gem5's ground truth, including the two most and three least latencysensitive kernels. For the misaligned benchmarks, the ranks differ by a maximum of 2, with an average difference of only 0.93. This demonstrates  $\lambda$  as a reliable metric to compare the potential increase in execution time of multiple applications when additional memory latency is introduced. EDAN significantly enhances productivity, reducing data collection time from 24 hours in gem5 to less than an hour. It is important to note, however, that the value of  $\lambda$  does not directly correspond to the magnitude of the execution time increase.

Shen et al.



Figure 12: Comparison of memory latency sensitivity rankings of benchmarks based on gem5 data and  $\Lambda$ .

#### **4.2 Validation of** $\Lambda$

To test the validity of  $\Lambda$ , we use the same data collected with gem5. Following the same methodology outlined in the previous section, we determined the relative slowdown of each benchmark's runtime when compared to its baseline (i.e. 50*ns* DRAM latency) across all DRAM latencies. We ranked the benchmarks accordingly based on the average relative slowdown. For all benchmarks, we chose  $\alpha_0$  to be 50 and the total number of non-memory-access vertices in an eDAG to be *C*. We observed that, in this case, the actual values of  $\alpha_0$ and *C* only affect the magnitude of  $\Lambda$ , and do not alter the rankings of the benchmarks.

Fig 12 presents the comparison of ranks based on the two approaches. However, the results here are noticeably poorer than those in Fig 11. Specifically, only one ranking based on  $\Lambda$  conforms to the ground truth, and the average discrepancy is 2.67. Nevertheless, albeit not perfectly, EDAN predicted the top 4 most latency-sensitive benchmarks using  $\Lambda$ . Therefore, we sought to investigate the circumstances under which  $\Lambda$ would give a reasonable estimate. To do so, we computed the value of  $\frac{W}{C}$ , the ratio of memory work to the number of non-memory-access instructions. We discovered that the top 4 kernels all have a  $\frac{W}{C}$  ratio larger than 0.3. Based on this finding, it can be extrapolated that in order for  $\Lambda$  to provide a sensible estimate,  $\frac{W}{C}$  needs to be above a certain threshold. This can be attributed to the fact that our metric does not accurately model the cost of non-memory access instructions. It overlooks the interactions between memory access vertices and all other instructions, making it difficult to know when computations and memory accesses overlap or depend on each other. Since the value of C cannot be computed precisely, it follows that as the proportion of memory access vertices becomes smaller, the larger the deviation between the calculated  $\Lambda$  and its actual value. Despite its weakness,  $\Lambda$  is still a valuable metric for identifying memoryintensive benchmarks that could benefit from performance optimization strategies such as caching or prefetching.

#### 5 Case Studies

Now that we have validated our model and assessed the strengths and weaknesses of EDAN, we will proceed to apply



Figure 13: Impact of data sizes on the memory depth  $\mathcal{D}$  of PolyBench linear algebra benchmarks. Cache models were not used.

it to a set of applications and benchmarks as case studies. This will enable us to gain an in-depth understanding of their potential memory-level parallelism and latency sensitivity.

#### 5.1 PolyBench-C Suite

Although some experiments have already been performed on PolyBench in the previous section, analyzing  $\mathcal{W}$  and  $\mathcal{D}$  of individual benchmarks can still provide further insight into memory-level parallelism. We varied the input data size Nfor linear algebra benchmarks and investigated its impact on  $\mathcal{W}$  and  $\mathcal{D}$  of their eDAGs. The effect of N on  $\mathcal{W}$  is relatively uninformative, the relationship between them can simply be characterized by polynomial functions with different degrees according to the algorithms [36]. On the other hand, the connection between N and  $\mathcal{D}$  is more compelling. Fig 13 plots the values of  $\mathcal{D}$  against *N*, and it can be seen that 8 out of 15 benchmarks have a constant memory depth despite a changing N. We attempted to categorize the benchmarks by the types of algorithms they perform, yet it was unsuccessful since algorithms that should belong to the same category, such as *trmm* and *2mm*, exhibit different behaviors for  $\mathcal{D}$ .

Upon closer inspection, we made the following discovery: Data-oblivious applications exhibit constant memory depths under ideal architecture assumptions. This is because data-oblivious applications have memory access patterns and control flows that are not dependent on the data itself [44]. Therefore, there are no loads that depend on each other, as in pointer chasing. If infinite registers are available, the longest chain of dependent memory accesses would involve loading a value from memory and storing it back after all dependent operations have been executed, resulting in a constant memory depth. An example would be the eDAG in Fig 7, where there is only one memory access vertex along the critical path, regardless of the input size. This indicates significant memory-level parallelism. Through  $\mathcal D$  and  $\mathcal W$ , we expose the potential memory-level parallelism in a program that is otherwise not easily detectable with a traditional work and depth model.

```
1 /* trmm: B := alpha*A'*B, A triangular */
2 for (i = 1; i < _PB_NI; i++)
3 for (j = 0; j < _PB_NI; j++)
4 for (k = 0; k < i; k++)
5 B[i][j] += alpha * A[i][k] * B[j][k];</pre>
```

Figure 14: Section of source code from *trmm*.

Despite being data-oblivious, around half of the tested benchmarks still have a linear memory depth, which is caused by register spilling as discussed in Section 3.2.1. To demonstrate this, we present in Fig 14 a section of the source code from *trmm*. In this case, *trmm* has the fastest-growing memory depth among all benchmarks. From its source code, we see that the compiler is unable to keep each B[i][j] in a designated register as there are too many distinct values loaded between its first and last access. For instance, when the kernel size is 4, 15 unique values are loaded from memory between the first and last access of B[1][0]. Since the compiler does not keep all of them in registers, the value B[1][0] will be "spilled" back to memory. This, in turn, creates extraneous dependencies between loads and stores.

#### 5.2 HPCG

HPCG (High-Performance Conjugate Gradient) is a benchmark for ranking computer systems, and it centers around solving a large sparse linear system with the pre-conditioned conjugate gradient (PCG) method [28, 66]. Adopted by the TOP500 list in 2014 as a complement to LINPACK, it has become the reference benchmark for sparse, irregular, and communication-heavy workloads. Its low arithmetic intensity and latency-sensitive halos make it an ideal stress-test for memory-bound codes, allowing us to demonstrate EDAN's effectiveness for the sparse applications that increasingly influence HPC system design. The benchmark consists of two main phases: the setup phase and the PCG iteration phase. The setup phase constructs the sparse matrix and the multigrid hierarchy, while the PCG iteration phase performs multiple iterations of the PCG algorithm. The version of the program was 3.1.

To analyze the program's performance, we focused on the CG function in the PCG iteration phase and ignored the setup phase entirely. We chose a data size of 16 and an iteration number of 50. Tracing took approximately 35 seconds and produced a file of 5.5*GB*, containing over 210 million lines of instructions. The trace file was processed on a server with Intel Xeon X7550 CPUs, 1 TB of memory, and a PERC H700 hard disk. It took around 7 hours to generate and analyze the eDAG. For comparison, under identical conditions, gem5 would require approximately 4 days to produce latency sensitivity measures. We collected performance metrics from the eDAG with various cache configurations. *m* and  $\alpha_0$  were set to be 4 and 1 respectively, and *C* is the number of nonmemory access vertices. We specified the cost of memory

accesses to be 200 cycles, while all other instructions had a unit cost. The cache model was a write-through 2-way associative L1 cache with 64 bytes cache line and LRU as the eviction strategy. The results are summarized in Table 1.

| Cache Size | W                | $\mathcal{D}$ | λ               | Λ              | B [GB/s] |
|------------|------------------|---------------|-----------------|----------------|----------|
| No Cache   | 106151255        | 73703         | 26593091        | 0.1462         | 46.5     |
| 32 kB      | 11200012 (89.4%) | 45102 (38.8%) | 2833830 (89.3%) | 0.0112 (92.3%) | 8.1      |
| 64 kB      | 10833505 (89.8%) | 43502 (41.0%) | 2741003 (89.7%) | 0.0108 (92.6%) | 8.1      |

Table 1: Impact of cache sizes on the performance metrics in HPCG. The numbers in parenthesis show the percentage reduction compared to the baseline.

One can see from the data that, in this specific scenario, caching plays a significant role in mitigating the memory latency sensitivity of HPCG. Compared with the baseline in which no cache was available, we see a reduction of around 90% for W when 32kB of cache is used, which results in a substantial decrease in both  $\lambda$ ,  $\Lambda$ , and the average bandwidth utilization *B*. However, increasing the cache size further leads to diminishing returns as doubling the cache size does not yield a noticeable improvement in performance metrics. This can be explained by the fact that a small dataset was used, which could likely fit within the cache, at which point, only the unavoidable cold misses remain.



Figure 15: Data movement over time of HPCG with different cache sizes.  $\tau$  was set to 100 cycles.

We visualize the data movement over time of the three configurations in Fig 15. The pattern exhibited in the plot adheres to our intuitive understanding as a large amount of data is loaded at the start, and the repetitive small bursts of data movement coincide with each PCG iteration. There are 50 peaks in the plot, which matches perfectly the number of iterations we defined. Additionally, the impact of the cache is also visible as both the height and width of the orange and green lines are shorter compared with the baseline.

#### 5.3 LULESH 2.0

To complement the synthetic kernels and sparse CG solver above, we also analyze LULESH (Livermore Unstructured Lagrangian Explicit Shock Hydrodynamics) 2.0. It is a DOE proxy application specifically developed to represent hydrodynamics codes prevalent in high-performance computing [32, 33]. Its computational kernels feature irregular mesh traversals, data-dependent memory accesses, reductions, and nearest-neighbor communication, thus testing both computational and memory-system performance under realistic conditions. Including LULESH, therefore, lets us demonstrate that EDAN can be employed for analyzing the highly irregular, latency-sensitive workloads that increasingly dominate contemporary HPC.

To better understand LULESH, we traced LagrangeLeapFrog, which is its kernel function, with a data size of 1000 and an iteration number of 10. The tracing process took 3.8 seconds and produced a 1.2GB file with 49 million lines of instructions. It was then processed on the same server as described in the previous section for approximately 90 minutes and computed the performance metrics with an identical set of parameters. The results are presented in Table 2.

| Cache Size | W               | $\mathcal{D}$                  | λ               | Λ                        | B [GB/s] |
|------------|-----------------|--------------------------------|-----------------|--------------------------|----------|
| No Cache   | 18852125        | 53776                          | 4753363         | 0.1370<br>0.0202 (77.0%) | 13.6     |
| 64 kB      | 5279800 (72.0%) | 13085 (75.7%)<br>13055 (75.7%) | 1329741 (72.0%) | 0.0303 (77.9%)           | 15.5     |

Table 2: Impact of cache sizes on performance metrics inLULESH.

Compared with the data from HPCG, caching helps mitigate the memory latency sensitivity of LULESH similarly, as both W and D are decreased by more than 70% relative to the baseline. One difference is that the majority of memory vertices are removed from the critical path, resulting in a significant reduction in D. Hence, the critical path length  $T_{\infty}$  is also much shorter, which leads to a slight boost in B.

Caching mitigates the memory latency sensitivity of LULESH, similar to HPCG, reducing both W and D by more than 70% compared to the baseline. However, one difference is that caching removes most memory vertices from the critical path, significantly reducing D. This results in a shorter critical path length  $T_{\infty}$ , leading to a slight boost in B.



Figure 16: Data movement over time of LULESH with different cache sizes.  $\tau$  was set to 100 cycles.

Fig 16 visualizes the data movement pattern of the computational kernel in LULESH, revealing its behavior during execution. The peaks in the plot indicate the start of a new time step, while the flat sections in between correspond to the calculation of nodal forces and the advancement of element quantities [32].

#### 6 Related Work

Performance Modeling Tools. Computer architects often use simulators to evaluate architectural changes, and a variety of simulators exist [6, 56, 60] at different levels of detail. These tools either simulate architecture components or employ binary instrumentation [42] to trace events during execution and estimate latency. However, simulation tools typically require parameter sweeps to evaluate the impact of architectural changes on specific applications, leading to increased computational costs. In our work, we use the gem5 simulator primarily to validate the accuracy of our proposed model's predictions. Graph-based representations of programs are commonly employed to minimize tracing and instrumentation overhead [13, 51]. To address these challenges, models that abstract computer details using key performance metrics (e.g., computational and memory bandwidth) have been proposed, like the original roofline model [69]. However, these models often predict performance for simple kernels, not complex applications with diverse behaviors. Finding suitable parameters to instantiate the model can also be challenging. Other model families, such as the external memory model [19] and variations of the red-blue pebble game [31], focus on differences in memory access latencies.

Another solution is to combine modeling with tracing. Tracing an application's execution allows the instantiation of the model, as shown by Cabezas and Püschel [13]. They translate traced kernel execution into an execution DAG, scheduling it based on micro-architectural constraints for placement in a roofline plot. While our approach shares similarities, we directly use RISC-V binaries and combine the trace-based approach with our own model inspired by the work-span model [7]. This enables us to draw conclusions about memory access parallelism effectively.

Aladdin [62] is a pre-RTL accelerator simulator using dynamic data dependence graphs, focusing on modeling accelerator designs and explicitly optimizing loops. In contrast, EDAN generates execution DAGs from instruction traces to capture fine-grained dependencies and inherently reveals loop concurrency by processing sequential iterations and filtering false dependencies. While both use graph representations, EDAN specifically targets quantifying memory latency sensitivity based on execution traces, complementing accelerator-focused tools like Aladdin.

The work of Alves et al. [1] analyzes concurrency in dynamic dataflow graphs (DDGs) with cycles to derive theoretical speed-up bounds for parallel dataflow execution models. EDAN, conversely, analyzes execution DAGs (eDAGs) from sequential instruction traces to model memory parallelism and latency sensitivity for architectural exploration, not inherent concurrency in parallel dataflow paradigms. Graph-based Dynamic Performance (GDP) [30] builds a load/commit graph on chip to estimate interference-free stall cycles at run time and drive cache-partitioning policies. On the other hand, EDAN is an *offline* tool using complete instruction traces to generate an eDAG, analyzing intrinsic memory characteristics (parallelism, latency sensitivity) of sequential programs for architectural comparison, not runtime interference.

The work of Rakvic et al. [52] classifies loads as "vital" or "non-vital" based on performance impact if delayed, finding many loads are non-vital. It proposes a "Vital Cache" storing only vital load data to improve L0 efficiency. EDAN analyzes the entire eDAG for memory parallelism and latency sensitivity metrics, rather than classifying individual loads for cache optimization.

Tune et al. [67] introduces a framework using graph rescheduling to precisely measure instruction criticality via slack (delay tolerance) and tautness (optimization benefit). EDAN uses eDAGs to derive aggregate metrics about memory parallelism and latency sensitivity for architectural analysis, not to quantify the criticality of every individual instruction for microarchitectural tuning.

Fields et al. [24] develop the concept of slack (instruction delay tolerance) to guide control policies in non-uniform microarchitectures (e.g., multi-speed units). It defines slack variants and proposes hardware predictors. EDAN uses eDAG analysis for characterizing application memory behavior, not for predicting instruction slack to manage runtime resource allocation on non-uniform hardware.

The work of Srinivasan et al. [64] compares memory hierarchy management based on load criticality versus traditional locality, proposing hardware to classify critical loads for optimizing caches/prefetching. It finds locality generally superior for caching. EDAN doesn't classify individual loads but analyzes the overall eDAG structure to quantify aggregate memory parallelism and latency sensitivity, focusing on application characterization rather than specific cache management policies.

*Memory Latency Sensitivity Analysis*. Memory latency sensitivity analysis research can be divided into two categories: offline and online analysis. Offline analysis [13, 15, 20, 37, 45] focuses on understanding how workloads react to changes in the underlying machines. Some studies use architectural simulation [20, 45], while others employ tracebased approaches similar to ours, but with limitations such as specific compiler toolchain requirements [13] or lack of a global view of the critical path [15]. On the other hand, online analysis aims to improve system performance by dynamically changing parameters [12, 34]. However, none of these studies offer a mathematical formulation of latency sensitivity, which is a unique contribution of our work.

#### 7 Limitations and Future Work

EDAN is capable of efficiently producing performance metrics for a wide range of programs. Nonetheless, as a *purely experimental tool*, it has a few notable limitations.

The drawbacks of the current memory cost model have already been uncovered in Section 4. The lack of a more accurate CPU and scheduler model causes EDAN to mispredict the relative computation cost of non-memory access instructions, which in turn reduces the accuracy of  $\Lambda$ . Developing a more comprehensive model will certainly help ameliorate this discrepancy. However, this would likely introduce more computation overhead in the toolchain, and undermine the simplicity and efficiency of the current model.

As discussed extensively in Sections 3.2.1 and 5.1, EDAN is constrained both by the compiler to fully expose the memorylevel parallelism of a program. Techniques such as register spilling introduce extraneous dependencies and greatly hinder the discovery of memory-level parallelism. Consequently, it would be beneficial to explore the possibility of extending compilers and emulators to enable the generation and execution of code with an unlimited number of registers.

Parallel programs are not yet supported by EDAN due to the sheer complexity of determining data dependencies in the presence of atomic operations, synchronization primitives, cache coherence protocols, and message passing. These paradigms involve intricate interactions between multiple threads and processes that create convoluted data dependencies that cannot be easily inferred from execution traces.

Since EDAN relies heavily on the execution trace, it is vulnerable to input that only triggers a particular execution path, potentially generating misleading results. Moreover, the size of input data can also impact the outcome of performance analysis depending on the compiler. Therefore, to ensure accurate and generalized results, it would be beneficial to vary the input of a program.

Although EDAN is much more efficient compared to cycleaccurate simulators, its scalability can be further improved. One approach is to store and parse traces in a binary format, reducing both the storage and computation overhead for eDAG analysis. Moreover, employing multiple processes in EDAN would enhance the processing speed of large graphs.

Currently, EDAN relies on GCC with standard extensions (i.e., MAFD) to generate binaries for the riscv64 ISA. It would be valuable to explore the impact of using different compilers and riscv64 extensions on eDAGs.

#### 8 Conclusion

In this work, we present EDAN, a novel experimental toolchain that exploits the execution DAG generated from

the runtime trace of a sequential program to calculate theoretical performance metrics, such as memory latency sensitivity and average bandwidth utilization. To complement the toolchain, we developed a simple yet powerful memory cost model inspired by Brent's theorem and derivative-based SA. Based on this model, we derived two metrics  $\lambda$  and  $\Lambda$ , which can be utilized to efficiently quantify and rank the memory latency sensitivity of applications.

By comparing our theoretical metrics with the experimental data collected from gem5, we tested the effectiveness of EDAN and understood the limitations of our model. Case studies were then conducted on several HPC benchmarks and applications, which include PolyBench, HPCG, and LULESH. Through the analysis of the performance metrics, we gained a deeper insight into the memory-level parallelism in various applications, and more importantly, we demonstrate the practicality of EDAN in the field of HPC.

As latency continues to increase in modern networks, efficient identification of application latency sensitivity is becoming increasingly crucial. With the development of EDAN, we have provided a tool to aid in this area, and we hope to inspire further advancements in this field.

#### Acknowledgments

The authors would like to thank Andrei Ivanov for his helpful suggestions. We also gratefully acknowledge the support of the Swiss National Supercomputing Center (CSCS) for providing computational resources. This work was supported by the 2023 Global Research Outreach Program of the Samsung Advanced Institute of Technology (SAIT) and the Samsung R&D Center America, Silicon Valley (SRA-SV), under the supervision of the System Architecture Laboratory (SAL). Additional funding was provided by the European Research Council (ERC) under the European Union's Horizon 2020 research and innovation program (grant agreement PSAP, No. 101002047), as well as by the European PILOT project through the European High-Performance Computing Joint Undertaking (JU) under grant agreement No. 101034126. This project also benefited from a donation by Intel. ChatGPT was used for light editing of the authors' original text.

#### References

- Tiago A. O. Alves, Leandro A. J. Marzulo, Sandip Kundu, and Felipe M. G. França. 2021. Concurrency Analysis in Dynamic Dataflow Graphs. *IEEE Transactions on Emerging Topics in Computing* 9, 1 (2021), 44–54. doi:10.1109/TETC.2018.2799078
- [2] Krste Asanović and David A. Patterson. 2014. Instruction Sets Should Be Free: The Case For RISC-V. Technical Report UCB/EECS-2014-146. EECS Department, University of California, Berkeley. http://www2. eecs.berkeley.edu/Pubs/TechRpts/2014/EECS-2014-146.html
- [3] MohammadHossein AskariHemmat, Theo Dupuis, Yoan Fournier, Nizar El Zarif, Matheus Cavalcante, Matteo Perotti, Frank Gurkaynak, Luca Benini, Francois Leduc-Primeau, Yvon Savaria, and Jean-Pierre

David. 2023. Quark: An Integer RISC-V Vector Processor for Sub-Byte Quantized DNN Inference. arXiv:2302.05996 [cs.AR]

- [4] Fabrice Bellard. 2005. QEMU, a Fast and Portable Dynamic Translator. In Proceedings of the Annual Conference on USENIX Annual Technical Conference (Anaheim, CA) (ATEC '05). USENIX Association, USA, 41.
- [5] Alex Bennée, Peter Maydell, Paolo Bonzini, and Christoph Müllner. 2022. qemu. https://github.com/qemu/qemu/blob/v7.2.0/docs/devel/ tcg-plugins.rst.
- [6] Nathan Binkert, Bradford Beckmann, Gabriel Black, Steven K. Reinhardt, Ali Saidi, Arkaprava Basu, Joel Hestness, Derek R. Hower, Tushar Krishna, Somayeh Sardashti, Rathijit Sen, Korey Sewell, Muhammad Shoaib, Nilay Vaish, Mark D. Hill, and David A. Wood. 2011. The Gem5 Simulator. *SIGARCH Comput. Archit. News* 39, 2 (aug 2011), 1–7. doi:10.1145/2024716.2024718
- [7] Guy E Blelloch. 1996. Programming parallel algorithms. Commun. ACM 39, 3 (1996), 85–97.
- [8] Bob Boothe and Abhiram Ranade. 1992. Improved Multithreading Techniques for Hiding Communication Latency in Multiprocessors. In Proceedings of the 19th Annual International Symposium on Computer Architecture (Queensland, Australia) (ISCA '92). Association for Computing Machinery, New York, NY, USA, 214–223. doi:10.1145/139669.139729
- [9] Emanuele Borgonovo. 2008. Sensitivity Analysis of Model Output with Input Constraints: A Generalized Rationale for Local Methods. *Risk Analysis* 28, 3 (2008), 667–680. doi:10.1111/j.1539-6924.2008. 01052.x arXiv:https://onlinelibrary.wiley.com/doi/pdf/10.1111/j.1539-6924.2008.01052.x
- [10] Emanuele Borgonovo and Elmar Plischke. 2016. Sensitivity analysis: A review of recent advances. *European Journal of Operational Research* 248, 3 (2016), 869–887. doi:10.1016/j.ejor.2015.06.032
- [11] Richard P. Brent. 1974. The Parallel Evaluation of General Arithmetic Expressions. J. ACM 21, 2 (apr 1974), 201–206. doi:10.1145/321812. 321815
- [12] Rodrigo Bruno, Duarte Patricio, José Simão, Luis Veiga, and Paulo Ferreira. 2019. Runtime object lifetime profiler for latency sensitive big data applications. In *Proceedings of the Fourteenth EuroSys Conference* 2019. 1–16.
- [13] Victoria Caparrós Cabezas and Markus Püschel. 2014. Extending the roofline model: Bottleneck analysis with microarchitectural constraints. In 2014 IEEE International Symposium on Workload Characterization (IISWC). IEEE, 222–231.
- [14] Gregory J. Chaitin, Marc A. Auslander, Ashok K. Chandra, John Cocke, Martin E. Hopkins, and Peter W. Markstein. 1981. Register allocation via coloring. *Computer Languages* 6, 1 (1981), 47–57. doi:10.1016/0096-0551(81)90048-5
- [15] Russell Clapp, Martin Dimitrov, Karthik Kumar, Vish Viswanathan, and Thomas Willhalm. 2015. Quantifying the performance impact of memory latency and bandwidth for big data workloads. In 2015 IEEE International Symposium on Workload Characterization. IEEE, 213–224.
- [16] M. Clark. 2017. rv 8 : a high performance RISC-V to x 86 binary translator.
- [17] Marcin Copik, Marcin Chrapek, Alexandru Calotoiu, and Torsten Hoefler. 2022. Software Resource Disaggregation for HPC with Serverless Computing. https://htor.inf.ethz.ch/publications/img/2022\_copik\_ serverless\_hpc\_report.pdf
- [18] Thomas H. Cormen, Clifford Stein, Ronald L. Rivest, and Charles E. Leiserson. 2001. *Introduction to Algorithms* (2nd ed.). McGraw-Hill Higher Education.
- [19] Kent Czechowski, Casey Battaglino, Chris McClanahan, Aparna Chandramowlishwaran, and Richard W Vuduc. 2011. Balance Principles for Algorithm-Architecture Co-Design. *HotPar* 11 (2011), 9–9.
- [20] Jens Domke, Emil Vatai, Balazs Gerofi, Yuetsu Kodama, Mohamed Wahib, Artur Podobas, Sparsh Mittal, Miquel Pericàs, Lingqi Zhang,

Peng Chen, Aleksandr Drozd, and Satoshi Matsuoka. 2022. At the Locus of Performance: A Case Study in Enhancing CPUs with Copious 3D-Stacked Cache. doi:10.48550/ARXIV.2204.02235

- [21] Alexander Dörflinger, Mark Albers, Benedikt Kleinbeck, Yejun Guan, Harald Michalik, Raphael Klink, Christopher Blochwitz, Anouar Nechi, and Mladen Berekovic. 2021. A Comparative Survey of Open-Source Application-Class RISC-V Processor Implementations. In Proceedings of the 18th ACM International Conference on Computing Frontiers (Virtual Event, Italy) (CF '21). Association for Computing Machinery, New York, NY, USA, 12–20. doi:10.1145/3457388.3458657
- [22] John D'Ambrosia. 2022. IEEE P802.3df™ Defines Architecture Holistically to Achieve 800 Gb/s and 1.6 Tb/s Ethernet. IEEE Standards Association (2022). https://standards.ieee.org/beyond-standards/ieeep802-3df-defines-a-holistic-architectural-approach/
- [23] Louis-Noël Pouchet et al. 2012. Polybench: The polyhedral benchmark suite. https://web.cse.ohio-state.edu/~pouchet.2/software/polybench/ polybench.html
- [24] B. Fields, R. Bodik, and M.D. Hill. 2002. Slack: maximizing performance under technological constraints. In *Proceedings 29th Annual International Symposium on Computer Architecture*. 47–58. doi:10.1109/ISCA. 2002.1003561
- [25] Peter X. Gao, Akshay Narayan, Sagar Karandikar, Joao Carreira, Sangjin Han, Rachit Agarwal, Sylvia Ratnasamy, and Scott Shenker. 2016. Network Requirements for Resource Disaggregation. In Proceedings of the 12th USENIX Conference on Operating Systems Design and Implementation (Savannah, GA, USA) (OSDI'16). USENIX Association, USA, 249–264.
- [26] Michael Golden and Trevor N. Mudge. 1993. Hardware Support for Hiding Cache Latency. https://citeseerx.ist.psu.edu/document?repid= rep1&type=pdf&doi=9ccb22c1e276804247c1f581a78b9716d66c7a73
- [27] John L. Gustafson. 2011. Brent's Theorem. Springer US, Boston, MA, 182–185. doi:10.1007/978-0-387-09766-4\_80
- [28] Michael Allen Heroux and Jack. Dongarra. 2013. Toward a new metric for ranking high performance computing systems. (6 2013). doi:10. 2172/1089988
- [29] Torsten Hoefler, Duncan Roweth, Keith Underwood, Bob Alverson, Mark Griswold, Vahid Tabatabaee, Mohan Kalkunte, Surendra Anubolu, Siyan Shen, Abdul Kabbani, Moray McLaren, and Steve Scott. 2023. Datacenter Ethernet and RDMA: Issues at Hyperscale. arXiv:2302.03337 [cs.NI]
- [30] Magnus Jahre and Lieven Eeckhout. 2018. GDP: Using Dataflow Properties to Accurately Estimate Interference-Free Performance at Runtime. In 2018 IEEE International Symposium on High Performance Computer Architecture (HPCA). 296–309. doi:10.1109/HPCA.2018.00034
- [31] Hong Jia-Wei and Hsiang-Tsung Kung. 1981. I/O complexity: The red-blue pebble game. In Proceedings of the thirteenth annual ACM symposium on Theory of computing. 326–333.
- [32] I Karlin. 2012. LULESH Programming Model and Performance Ports Overview. (12 2012). doi:10.2172/1059462
- [33] Ian Karlin, Jeff Keasler, and Rob Neely. 2013. LULESH 2.0 Updates and Changes. Technical Report LLNL-TR-641973. 1–9 pages. https: //asc.llnl.gov/sites/asc/files/2021-01/lulesh2.0\_changes1.pdf
- [34] Yoongu Kim, Michael Papamichael, Onur Mutlu, and Mor Harchol-Balter. 2010. Thread cluster memory scheduling: Exploiting differences in memory access behavior. In 2010 43rd Annual IEEE/ACM International Symposium on Microarchitecture. IEEE, 65–76.
- [35] Grzegorz Kwasniewski, Tal Ben-Nun, Lukas Gianinazzi, Alexandru Calotoiu, Timo Schneider, Alexandros Nikolaos Ziogas, Maciej Besta, and Torsten Hoefler. 2021. Pebbles, Graphs, and a Pinch of Combinatorics: Towards Tight I/O Lower Bounds for Statically Analyzable Programs. In Proceedings of the 33rd ACM Symposium on Parallelism

in Algorithms and Architectures (Virtual Event, USA) (SPAA '21). Association for Computing Machinery, New York, NY, USA, 328–339. doi:10.1145/3409964.3461796

- [36] Grzegorz Kwasniewski, Marko Kabić, Maciej Besta, Joost Vande-Vondele, Raffaele Solcà, and Torsten Hoefler. 2019. Red-blue pebbling revisited: near optimal parallel matrix-matrix multiplication. arXiv:1908.09606 [cs.CC]
- [37] Oliver Lenke, Richard Petri, Thomas Wild, and Andreas Herkersdorf. 2021. PEPERONI: Pre-Estimating the Performance of Near-Memory Integration. In *The International Symposium on Memory Systems*. 1–6.
- [38] Zhen Li, Ali Jannesari, and Felix Wolf. 2013. Discovery of Potential Parallelism in Sequential Programs. In 2013 42nd International Conference on Parallel Processing. 1004–1013. doi:10.1109/ICPP.2013.119
- [39] Vincenzo Liberatore, Martin Farach-Colton, and Ulrich Kremer. 1999. Evaluation of Algorithms for Local Register Allocation. In *Compiler Construction*, Stefan Jähnichen (Ed.). Springer Berlin Heidelberg, Berlin, Heidelberg, 137–152.
- [40] Kevin Lim, Jichuan Chang, Trevor Mudge, Parthasarathy Ranganathan, Steven K. Reinhardt, and Thomas F. Wenisch. 2009. Disaggregated Memory for Expansion and Sharing in Blade Servers. SIGARCH Comput. Archit. News 37, 3 (jun 2009), 267–278. doi:10.1145/1555815. 1555789
- [41] Ling Liu, Wenqi Cao, Semih Sahin, Qi Zhang, Juhyun Bae, and Yanzhao Wu. 2019. Memory Disaggregation: Research Problems and Opportunities. In 2019 IEEE 39th International Conference on Distributed Computing Systems (ICDCS). 1664–1673. doi:10.1109/ICDCS.2019.00165
- [42] Chi-Keung Luk, Robert Cohn, Robert Muth, Harish Patil, Artur Klauser, Geoff Lowney, Steven Wallace, Vijay Janapa Reddi, and Kim Hazelwood. 2005. Pin: building customized program analysis tools with dynamic instrumentation. Acm sigplan notices 40, 6 (2005), 190–200.
- [43] George Michelogiannakis, Benjamin Klenk, Brandon Cook, Min Yee Teh, Madeleine Glick, Larry Dennison, Keren Bergman, and John Shalf. 2022. A Case For Intra-Rack Resource Disaggregation in HPC. ACM Trans. Archit. Code Optim. 19, 2, Article 29 (mar 2022), 26 pages. doi:10. 1145/3514245
- [44] John C. Mitchell and Joe Zimmerman. 2014. Data-Oblivious Data Structures. In 31st International Symposium on Theoretical Aspects of Computer Science (STACS 2014) (Leibniz International Proceedings in Informatics (LIPIcs), Vol. 25), Ernst W. Mayr and Natacha Portier (Eds.). Schloss Dagstuhl-Leibniz-Zentrum fuer Informatik, Dagstuhl, Germany, 554–565. doi:10.4230/LIPIcs.STACS.2014.554
- [45] Richard Murphy. 2007. On the effects of memory latency and bandwidth on supercomputer application performance. In 2007 IEEE 10th International Symposium on Workload Characterization. IEEE, 35–43.
- [46] Onur Mutlu. 2021. Out-of-Order Execution. https://safari. ethz.ch/digitaltechnik/spring2021/lib/exe/fetch.php?media=onurdigitaldesign\_comparch-2021-lecture16-out-of-order-executionbeforelecture.pdf
- [47] Cristóbal A. Navarro, Nancy Hitschfeld-Kahler, and Luis Mateu. 2014. A Survey on Parallel Computing and its Applications in Data-Parallel Problems Using GPU Architectures. *Communications in Computational Physics* 15, 2 (2014), 285–329. doi:10.4208/cicp.110113.010813a
- [48] Archit Patke, Haoran Qiu, Saurabh Jha, Srikumar Venugopal, Michele Gazzetti, Christian Pinto, Zbigniew Kalbarczyk, and Ravishankar Iyer. 2022. Evaluating Hardware Memory Disaggregation under Delay and Contention. In 2022 IEEE International Parallel and Distributed Processing Symposium Workshops (IPDPSW). 1221–1227. doi:10.1109/ IPDPSW55747.2022.00210
- [49] Ivy Peng, Roger Pearce, and Maya Gokhale. 2020. On the Memory Underutilization: Exploring Disaggregated Memory on HPC Systems. In 2020 IEEE 32nd International Symposium on Computer Architecture and High Performance Computing (SBAC-PAD). 183–190. doi:10.1109/

ICS '25, June 08-11, 2025, Salt Lake City, UT, USA

SBAC-PAD49847.2020.00034

- [50] Francesca Pianosi, Keith Beven, Jim Freer, Jim W. Hall, Jonathan Rougier, David B. Stephenson, and Thorsten Wagener. 2016. Sensitivity analysis of environmental models: A systematic review with practical workflow. *Environmental Modelling & Software* 79 (2016), 214–232. doi:10.1016/j.envsoft.2016.02.008
- [51] Brian Paul Railing. 2015. Collecting and representing parallel programs with high performance instrumentation. Ph. D. Dissertation. Georgia Institute of Technology.
- [52] T. Rakvic, T. Black, D. Limaye, and T.P. Shen. 2002. Non-vital loads. In Proceedings Eighth International Symposium on High Performance Computer Architecture. 165–174. doi:10.1109/HPCA.2002.995707
- [53] Patrick M. Reed, Antonia Hadjimichael, Keyvan Malek, Tina Karimi, Chris R. Vernon, Vivek Srikrishnan, Rohini S. Gupta, David F. Gold, Ben Lee, Klaus Keller, Travis B. Thurber, and Jennie S. Rice. 2022. Addressing Uncertainty in Multisector Dynamics Research. Zenodo. doi:10.5281/zenodo.6110623
- [54] Samuel Riedel, Fabian Schuiki, Paul Scheffler, Florian Zaruba, and Luca Benini. 2021. Banshee: A Fast LLVM-Based RISC-V Binary Translator. In 2021 IEEE/ACM International Conference On Computer Aided Design (ICCAD). 1–9. doi:10.1109/ICCAD51958.2021.9643546
- [55] RISC-V Collaborative Project. Accessed 2023. RISC-V GNU Toolchain. https://github.com/riscv-collab/riscv-gnu-toolchain.
- [56] Arun F Rodrigues, K Scott Hemmert, Brian W Barrett, Chad Kersey, Ron Oldfield, Marlo Weston, Rolf Risen, Jeanine Cook, Paul Rosenfeld, Elliot Cooper-Balis, et al. 2011. The structural simulation toolkit. ACM SIGMETRICS Performance Evaluation Review 38, 4 (2011), 37–42.
- [57] Andrea Saltelli. 1999. Sensitivity analysis: Could better methods be used? Journal of Geophysical Research: Atmospheres 104, D3 (1999), 3789–3793. doi:10.1029/1998JD100042 arXiv:https://agupubs.onlinelibrary.wiley.com/doi/pdf/10.1029/1998JD100042
- [58] Andrea Saltelli, Ksenia Aleksankina, William Becker, Pamela Fennell, Federico Ferretti, Niels Holst, Sushan Li, and Qiongli Wu. 2017. Why So Many Published Sensitivity Analyses Are False. A Systematic Review of Sensitivity Analysis Practices. arXiv:1711.11359 [stat.AP]
- [59] A. Saltelli, S. Tarantola, F. Campolongo, and M. Ratto. 2004. Sensitivity Analysis in Practice: A Guide to Assessing Scientific Models. Wiley. https://books.google.ch/books?id=NsAVmohPNpQC
- [60] Daniel Sanchez and Christos Kozyrakis. 2013. ZSim: Fast and accurate microarchitectural simulation of thousand-core systems. ACM SIGARCH Computer architecture news 41, 3 (2013), 475–486.
- [61] Paul Scheffler, Florian Zaruba, Fabian Schuiki, Torsten Hoefler, and Luca Benini. 2020. Indirection Stream Semantic Register Architecture for Efficient Sparse-Dense Linear Algebra. arXiv:2011.08070 [cs.AR]
- [62] Yakun Sophia Shao, Brandon Reagen, Gu-Yeon Wei, and David Brooks. 2014. Aladdin: A pre-RTL, power-performance accelerator simulator enabling large design space exploration of customized architectures. In 2014 ACM/IEEE 41st International Symposium on Computer Architecture (ISCA). 97–108. doi:10.1109/ISCA.2014.6853196
- [63] Anup Sharma and Davidlohr Bueso. 2023. Linux kernel profiling with perf. https://perf.wiki.kernel.org/index.php/Tutorial. Accessed: March 23, 2023.
- [64] S.T. Srinivasan, R. Dz-Ching Ju, A.R. Lebeck, and C. Wilkerson. 2001. Locality vs. criticality. In Proceedings 28th Annual International Symposium on Computer Architecture. 132–143. doi:10.1109/ISCA.2001.937442
- [65] Richard Stallman, Roland Pesch, and Stan Shebs. 2010. Debugging with gdb. https://www.eecs.umich.edu/courses/eecs373/readings/ Debugger.pdf
- [66] Thomas Sterling, Matthew Anderson, and Maciej Brodowicz. 2018. Chapter 4 - Benchmarking. In *High Performance Computing*, Thomas Sterling, Matthew Anderson, and Maciej Brodowicz (Eds.). Morgan Kaufmann, Boston, 115–140. doi:10.1016/B978-0-12-420158-3.00004-6

- [67] E.S. Tune, D.M. Tullsen, and B. Calder. 2002. Quantifying instruction criticality. In Proceedings.International Conference on Parallel Architectures and Compilation Techniques. 104–113. doi:10.1109/PACT.2002. 1106008
- [68] Andrew Waterman, Yunsup Lee, David A. Patterson, and Krste Asanović. 2014. The RISC-V Instruction Set Manual, Volume I: User-Level ISA, Version 2.0. Technical Report UCB/EECS-2014-54. EECS Department, University of California, Berkeley. http://www2.eecs.berkeley. edu/Pubs/TechRpts/2014/EECS-2014-54.html
- [69] Samuel Williams, Andrew Waterman, and David Patterson. 2009. Roofline: an insightful visual performance model for multicore architectures. *Commun. ACM* 52, 4 (2009), 65–76.
- [70] Xiaoyang Zhang, Junmin Xiao, and Guangming Tan. 2020. I/O Lower Bounds for Auto-tuning of Convolutions in CNNs. arXiv:2012.15667 [cs.LG]
- [71] Shuai Zhao, Xiaotian Dai, Iain Bate, Alan Burns, and Wanli Chang. 2020. DAG Scheduling and Analysis on Multiprocessor Systems: Exploitation of Parallelism and Dependency. In 2020 IEEE Real-Time Systems Symposium (RTSS). 128–140. doi:10.1109/RTSS49844.2020.00022